Apple Microarchitecture Research by Dougall Johnson M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions M1/A14 E-core (Icestorm): Overview | Base Instructions | SIMD and FP Instructions
Code:
cmn x0, w1, sxtb
mov x0, 1 mov x1, 2
(no loop instructions)
Retires: 1.000
Issues: 2.000
Integer unit issues: 2.001
Load/store unit issues: 0.000
SIMD/FP unit issues: 0.000
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
1004 | 698 | 2001 | 2001 | 1000 | 14678 | 1000 | 1000 | 2000 | 2001 |
Chain cycles: 1
Code:
cmn x0, w1, sxtb cset x0, cc
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code, minus 1 chain cycle): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
20204 | 30030 | 30101 | 30101 | 20106 | 789311 | 20105 | 20210 | 30215 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30284 | 30015 | 10100 |
20204 | 30030 | 30101 | 30101 | 20106 | 789210 | 20105 | 20210 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
Result (median cycles for code, minus 1 chain cycle): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
20024 | 30030 | 30011 | 30011 | 20015 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
Chain cycles: 1
Code:
cmn x0, w1, sxtb cset x1, cc
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code, minus 1 chain cycle): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
20204 | 30030 | 30101 | 30101 | 20106 | 789247 | 20108 | 20214 | 30215 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
20204 | 30030 | 30101 | 30101 | 20105 | 789369 | 20105 | 20212 | 30218 | 30001 | 10100 |
Result (median cycles for code, minus 1 chain cycle): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
20024 | 30030 | 30011 | 30011 | 20015 | 789346 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20025 | 30060 | 30027 | 30027 | 20052 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
20024 | 30030 | 30011 | 30011 | 20010 | 789438 | 20010 | 20020 | 30020 | 30001 | 10010 |
Count: 8
Code:
cmn x0, w1, sxtb cmn x0, w1, sxtb cmn x0, w1, sxtb cmn x0, w1, sxtb cmn x0, w1, sxtb cmn x0, w1, sxtb cmn x0, w1, sxtb cmn x0, w1, sxtb
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code divided by count): 0.6675
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
80204 | 53427 | 160118 | 160118 | 80126 | 1177785 | 80130 | 80230 | 160252 | 160016 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177603 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177631 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177623 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177651 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177627 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177651 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177617 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177639 | 80123 | 80224 | 160248 | 160014 | 100 |
80204 | 53402 | 160114 | 160114 | 80123 | 1177619 | 80123 | 80224 | 160326 | 160062 | 100 |
Result (median cycles for code divided by count): 0.6671
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | schedule ldst uop (55) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | dispatch uop (78) | map int uop (7c) | map ldst uop (7d) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
80024 | 53402 | 160039 | 160039 | 0 | 0 | 80047 | 0 | 0 | 1171972 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80024 | 53371 | 160021 | 160021 | 0 | 0 | 80020 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80025 | 53417 | 160086 | 160086 | 0 | 0 | 80084 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |
80025 | 53407 | 160084 | 160084 | 0 | 0 | 80081 | 0 | 0 | 1170032 | 0 | 80020 | 80020 | 0 | 160020 | 160011 | 10 |