Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

FCMLA (vector, 4H)

Test 1: uops

Code:

  fcmla v0.4h, v1.4h, v2.4h, #90
  movi v0.16b, 1
  movi v1.16b, 2
  movi v2.16b, 3

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.001

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000
10044033100111000100010155710001000300011000

Test 2: Latency 1->1

Code:

  fcmla v0.4h, v1.4h, v2.4h, #90
  movi v0.16b, 1
  movi v1.16b, 2
  movi v2.16b, 3

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 4.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10205400661010510110004100100300300010285571010020001000420030132110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100
10204400331010110110000100100000300010285571010020001000420030012110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 4.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
100244003310021211000020100007010285571002020100042030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030132111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010

Test 3: Latency 1->2

Code:

  fcmla v0.4h, v0.4h, v1.4h, #90
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 4.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
10204400331010110110000100100003001028557101002001000620030018110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030132110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400831010710110006100100313001028557101002001000420030012110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 4.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010

Test 4: Latency 1->3

Code:

  fcmla v0.4h, v1.4h, v0.4h, #90
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 4.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
10204400331010110110000100100003001028557101002001000620030018110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030015110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100
10204400331010110110000100100003001028557101002001000420030012110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 4.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
100244003310021211000020100007010285571002020100062030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100254006610025211000420100307010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100254006610025211000420100307010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010
100244003310021211000020100007010285571002020100002030000111000010

Test 5: throughput

Count: 8

Code:

  movi v0.16b, 0
  fcmla v0.4h, v8.4h, v9.4h, #90
  movi v1.16b, 0
  fcmla v1.4h, v8.4h, v9.4h, #90
  movi v2.16b, 0
  fcmla v2.4h, v8.4h, v9.4h, #90
  movi v3.16b, 0
  fcmla v3.4h, v8.4h, v9.4h, #90
  movi v4.16b, 0
  fcmla v4.4h, v8.4h, v9.4h, #90
  movi v5.16b, 0
  fcmla v5.4h, v8.4h, v9.4h, #90
  movi v6.16b, 0
  fcmla v6.4h, v8.4h, v9.4h, #90
  movi v7.16b, 0
  fcmla v7.4h, v8.4h, v9.4h, #90
  movi v8.16b, 9
  movi v9.16b, 10

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.5011

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1602054049980146101800451008004983233514107173202258262824201002800522002400391160000100
1602044012180109101800081008001203060320196801502020800482002400391160000100
1602044010880110101800091008001303000320052801122000800122002400361160000100
1602044009680109101800081008001203000320052801122000800122002400361160000100
1602054013480146101800451008004903000320052801122000800122002400361160000100
1602044009980109101800081008001203000320056801132000800132002400361160000100
1602044008680109101800081008001203000320052801122000800122002400361160000100
1602044008680109101800081008001203000320052801122000800122002400361160000100
1602044008680109101800081008001203000320052801122000800122002400361160000100
1602044008680109101800081008001203000320052801122000800122002400361160000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.5052

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1600244403580020118000910800133032005680023208001320240000116000010
1600244142380011118000010800003032000080010208000020240000116000010
1600244041780011118000010800003032005680023208001320240039116000010
1600244045180019118000810800123032000080010208000020240000116000010
1600244042180011118000010800003032000080010208000020240000116000010
1600244042480011118000010800003032000080010208000020240000116000010
1600244042480011118000010800003032000080010208000020240000116000010
1600244043180011118000010800003032000080010208000020240000116000010
1600244039680011118000010800003032000080010208000020240000116000010
1600244043280011118000010800003032000080010208000020240000116000010

Test 6: throughput

Count: 16

Code:

  fcmla v0.4h, v16.4h, v17.4h, #90
  fcmla v1.4h, v16.4h, v17.4h, #90
  fcmla v2.4h, v16.4h, v17.4h, #90
  fcmla v3.4h, v16.4h, v17.4h, #90
  fcmla v4.4h, v16.4h, v17.4h, #90
  fcmla v5.4h, v16.4h, v17.4h, #90
  fcmla v6.4h, v16.4h, v17.4h, #90
  fcmla v7.4h, v16.4h, v17.4h, #90
  fcmla v8.4h, v16.4h, v17.4h, #90
  fcmla v9.4h, v16.4h, v17.4h, #90
  fcmla v10.4h, v16.4h, v17.4h, #90
  fcmla v11.4h, v16.4h, v17.4h, #90
  fcmla v12.4h, v16.4h, v17.4h, #90
  fcmla v13.4h, v16.4h, v17.4h, #90
  fcmla v14.4h, v16.4h, v17.4h, #90
  fcmla v15.4h, v16.4h, v17.4h, #90
  movi v16.16b, 17
  movi v17.16b, 18

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.5002

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
16020580131160147101160046100160058300640044160110200160014200048004210160000100
160204800461601071011600061001600103006402161601562001600642957217637443312767321247401408
16020480036160105101160004100160008300640036160108200160012200048003610160000100
16020480036160105101160004100160008300640036160108200160012200048003910160000100
16020480036160105101160004100160008300640036160108200160012200048003610160000100
16020480036160105101160004100160008300640036160108200160012200048003610160000100
16020480036160105101160004100160008300640036160108200160012200048003610160000100
16020480036160105101160004100160008300640036160108200160012200048003610160000100
16020480036160105101160004100160008300640036160108200160012200048020410160000100
16020480036160107101160006100160010300640036160108200160012200048003610160000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.5002

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1600248052516001511160004010160008306402161600662016006520480000116000010
1600248004716001111160000010160000306400001600102016000020480000116000010
1600248004816001111160000010160000306400001600102016000020480000116000010
1600248003616001111160000010160000306400001600102016000020480000116000010
1600248003616001111160000010160000306400001600102016000020480000116000010
1600248003616001111160000010160000306400001600102016000020480000116000010
1600258007216005711160046010160058306400001600102016000020480000116000010
1600248003616001111160000010160000306400001600102016000020480000116000010
1600248003616001111160000010160000306400001600102016000020480000116000010
1600248003616001111160000010160000306400001600102016000020480000116000010