Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

PSSBB

Test 1: uops

Code:

  pssbb

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 4.000

Issues: 1.000

Integer unit issues: 0.001

Load/store unit issues: 1.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch ldst uop (58)simd uops in schedulers (5a)dispatch uop (78)map ldst uop (7d)? int output thing (e9)? ldst retires (ed)
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000
400422024100111000100040001000100011000

Test 2: throughput

Code:

  pssbb

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 22.0432

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch int uop (56)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)? int output thing (e9)? ldst retires (ed)? int retires (ef)
4020522046310103101100021001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000130040004010101200100010200110000100
4020422043210102101100011001000330040012010103200100030200110000100
4020422043210102101100011001000130040004010101200100010200110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 22.0067

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch int uop (56)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
4002422008810012111000110100023040008010012201000202000110000010
4002422007510011111000010100003040000010010201000002000110000010
4002422006710011111000010100003040000010010201000002000110000010
4002422006710011111000010100003040000010010201000002000110000010
4002422006710011111000010100003040000010010201000002000110000010
4002522009510013111000210100003040000010010201000002000110000010
4002422006710011111000010100013040040010011201000102000110000010
405022250281053934510194306100023040008010012201000202000110000010
4002422008010012111000110100003040000010010201000002000110000010
4002422006710011111000010100003040000010010201000002000110000010