Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SRI (vector, 4H)

Test 1: uops

Code:

  sri v0.4h, v1.4h, #3
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.001

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000
1004203310011100010005024810001000200011000

Test 2: Latency 1->1

Code:

  sri v0.4h, v1.4h, #3
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1020420033101011011000010010000300509248101002001000620020012110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
10024200331002121100002010000705092471002020100062020000111000010
10024200331002121100002010000705092471002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010

Test 3: Latency 1->2

Code:

  sri v0.4h, v0.4h, #3
  movi v0.16b, 1

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020088110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000307509580101362021004620020008110000100
1020420033101011011000010010000300509248101002001000420220092210000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
1002420033100212110000201000070509248100202010004200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010
1002420033100212110000201000070509248100202010000200200001101000010

Test 4: throughput

Count: 8

Code:

  movi v0.16b, 0
  sri v0.4h, v8.4h, #3
  movi v1.16b, 0
  sri v1.4h, v8.4h, #3
  movi v2.16b, 0
  sri v2.4h, v8.4h, #3
  movi v3.16b, 0
  sri v3.4h, v8.4h, #3
  movi v4.16b, 0
  sri v4.4h, v8.4h, #3
  movi v5.16b, 0
  sri v5.4h, v8.4h, #3
  movi v6.16b, 0
  sri v6.4h, v8.4h, #3
  movi v7.16b, 0
  sri v7.4h, v8.4h, #3
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.5011

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1602044048280109101800081008001230032005280112200800122001600241160000100
1602044010880110101800091008001330032005680113200800132001600241160000100
1602044008680109101800081008001230032005680113200800132001600261160000100
1602044008680109101800081008001230032005280112200800122001600241160000100
1602044008680109101800081008001230032005280112200800122001600241160000100
1602044008680109101800081008001230032005280112200800122001600241160000100
1602044008680109101800081008001230032005280112200800122001600241160000100
1602044008680109101800081008001230032005280112200800122001600241160000100
1602044008680109101800081008001230032005280112200800122001600241160000100
1602044008680109101800081008001230032005280112200800122001600241160000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.5051

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1600244387280019118000810800123032005280022208001220160098116000010
1600244133680011118000010800003032000080010208000020160000116000010
1600244043380011118000010800003032000080010208000020160092116000010
1600244050880011118000010800003032000080010208000020160000116000010
1600244042180011118000010800003032000080010208000020160000116000010
1600244040680011118000010800003032000080010208000020160000116000010
1600244040580011118000010800003032000080010208000020160000116000010
1600244040980011118000010800003032000080010208000020160000116000010
1600244043080011118000010800003032000080010208000020160000116000010
1600244377280019118000810800123032000080010208000020160000116000010

Test 5: throughput

Count: 16

Code:

  sri v0.4h, v16.4h, #3
  sri v1.4h, v16.4h, #3
  sri v2.4h, v16.4h, #3
  sri v3.4h, v16.4h, #3
  sri v4.4h, v16.4h, #3
  sri v5.4h, v16.4h, #3
  sri v6.4h, v16.4h, #3
  sri v7.4h, v16.4h, #3
  sri v8.4h, v16.4h, #3
  sri v9.4h, v16.4h, #3
  sri v10.4h, v16.4h, #3
  sri v11.4h, v16.4h, #3
  sri v12.4h, v16.4h, #3
  sri v13.4h, v16.4h, #3
  sri v14.4h, v16.4h, #3
  sri v15.4h, v16.4h, #3
  movi v16.16b, 17

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.5002

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
160204800541601051011600041001600083006400361601082001600122003200241160000100
160204800341601071011600061001600103006400441601102001600142003200281160000100
160204800341601071011600061001600103006408041603002001602042003200241160000100
160204800341601051011600041001600083006402361601582001600622003202181160000100
160204800341601051011600041001600083006400361601082001600122003201241160000100
160205800681601411011600401001600523006400361601082001600122003202141160000100
160204800341601051011600041001600083006404281602062001601102003201261160000100
160204802221602001011600991001601033006409961603482001602522003205981160000100
160204801171601551011600541001600583006400361601082001600122003200241160000100
160204800341601051011600041001600083006400361601082001600122003200241160000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.5002

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
160024801961600171116000610160010306400001600102016000020320000116000010
160024800501600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010
160024800341600111116000010160000306400001600102016000020320000116000010