Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ST1 (multiple, 4 regs, 4S)

Test 1: uops

Code:

  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop
  mov x0, 0

(no loop instructions)

1000 unrolls and 1 iteration

Retires (minus 60 nops): 4.000

Issues: 4.000

Integer unit issues: 0.001

Load/store unit issues: 4.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch ldst uop (58)simd uops in schedulers (5a)dispatch uop (78)map ldst uop (7d)map ldst uop inputs (80)? int output thing (e9)? ldst retires (ed)
640052965040091400840001600040004000800014000
640042951340011400040001600040004000800014000
640043016940011400040001600040004000800014000
640042980640011400040001600040004000800014000
640042946040011400040001600040004000800014000
640042947840011400040001600040004000800014000
640042946140011400040001600040004000800014000
640052949940011400040001600040004000800014000
640042948340011400040001600040004000800014000
640042946240011400040001600040004000800014000

Test 2: throughput

Count: 8

Code:

  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  st1 { v0.4s, v1.4s, v2.4s, v3.4s }, [x6]
  mov x7, x6
  mov x8, x6
  mov x9, x6
  mov x10, x6
  mov x11, x6
  mov x12, x6
  mov x13, x6

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 4.0005

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch int uop (56)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)dispatch uop (78)map int uop (7c)map ldst uop (7d)map int uop inputs (7f)map ldst uop inputs (80)? int output thing (e9)? ldst retires (ed)? int retires (ef)
32020532014632011910132001810032000330054399683201032003200082006400161320000100
32020432003732010110132000010032000330054398083201032003200082006400161320000100
32020532008132011810132001710032000330054398573201032003200082006400161320000100
32020432003732010110132000010032000330054398573201032003200082006400161320000100
32020532007932011810132001710032000330054398573201032003200082006400161320000100
32020432003732010110132000010032000330054398573201032003200082006400161320000100
32020532007232011810132001710032000330054398573201032003200082006400161320000100
32020432003732010110132000010032000330054398573201032003200082006400161320000100
32020532007232011810132001710032000330054398573201032003200082006400161320000100
32020432003732010110132000010032000330054398573201032003200082006400161320000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 4.0005

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch int uop (56)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)dispatch uop (78)map int uop (7c)map ldst uop (7d)map int uop inputs (7f)map ldst uop inputs (80)? int output thing (e9)? ldst retires (ed)? int retires (ef)
32002632018732004611320035103200033054398573200132032000820640000132000010
32002432003732001111320000103200003054398473200102032000020640000132000010
32002532007232002811320017103200003054398473200102032000020640000132000010
32002432003732001111320000103200003054398473200102032000020640000132000010
32002532008632002811320017103200003054398473200102032000020640000132000010
32002432003732001111320000103200003054398473200102032000020640000132000010
32002532006532002811320017103200003054398473200102032000020640000132000010
32002432003732001111320000103200003054398473200102032000020640096132000010
32002432003732001111320000103200033054400533200132032000820640000132000010
32002432003932001111320000103200003054398833200102032000020640000132000010