Apple Microarchitecture Research by Dougall Johnson M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions M1/A14 E-core (Icestorm): Overview | Base Instructions | SIMD and FP Instructions
Code:
st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop
mov x0, 0 mov x8, 0
(no loop instructions)
Retires (minus 60 nops): 3.000
Issues: 4.000
Integer unit issues: 1.001
Load/store unit issues: 2.000
SIMD/FP unit issues: 1.000
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | schedule ldst uop (55) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | ldst uops in schedulers (5b) | dispatch uop (78) | map ldst uop (7d) | map simd uop (7e) | map ldst uop inputs (80) | map simd uop inputs (81) | ? int output thing (e9) | ? ldst retires (ed) | ? simd retires (ee) |
63006 | 29473 | 4009 | 1003 | 1002 | 2004 | 1002 | 1002 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29301 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29301 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29324 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29300 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29463 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29736 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29307 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29309 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
63004 | 29330 | 4001 | 1001 | 1000 | 2000 | 1000 | 1000 | 2000 | 3000 | 12751 | 4000 | 4000 | 2000 | 1000 | 5000 | 2000 | 1001 | 2000 | 1000 |
Count: 8
Code:
st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8 st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
mov x7, x6 mov x8, x6 mov x9, x6 mov x10, x6 mov x11, x6 mov x12, x6 mov x13, x6 mov x8, 0
(fused SUBS/B.cc loop)
Result (median cycles for code divided by count): 2.0005
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | schedule ldst uop (55) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | ldst uops in schedulers (5b) | dispatch uop (78) | map int uop (7c) | map ldst uop (7d) | map simd uop (7e) | map int uop inputs (7f) | map ldst uop inputs (80) | map simd uop inputs (81) | ? int output thing (e9) | ? ldst retires (ed) | ? simd retires (ee) | ? int retires (ef) |
240206 | 160154 | 320162 | 80122 | 80022 | 160018 | 80122 | 80023 | 160002 | 260337 | 2719822 | 320018 | 320109 | 200 | 160009 | 80005 | 200 | 400022 | 160010 | 80003 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160037 | 260403 | 2720372 | 320093 | 320183 | 202 | 160046 | 80024 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2720030 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
240204 | 160038 | 320104 | 80102 | 80002 | 160000 | 80102 | 80003 | 160001 | 260320 | 2719904 | 320013 | 320106 | 200 | 160008 | 80004 | 200 | 400020 | 160008 | 80002 | 160000 | 80000 | 100 |
Result (median cycles for code divided by count): 2.0006
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | schedule ldst uop (55) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | ldst uops in schedulers (5b) | dispatch uop (78) | map int uop (7c) | map ldst uop (7d) | map simd uop (7e) | map int uop inputs (7f) | map ldst uop inputs (80) | map simd uop inputs (81) | ? int output thing (e9) | ? ldst retires (ed) | ? simd retires (ee) | ? int retires (ef) |
240026 | 160153 | 320072 | 80032 | 80022 | 160018 | 80032 | 80023 | 160037 | 260128 | 2720668 | 320097 | 320095 | 20 | 160048 | 80024 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240025 | 160092 | 320072 | 80032 | 80022 | 160018 | 80032 | 80023 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400120 | 160048 | 80023 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400120 | 160048 | 80023 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |
240024 | 160047 | 320011 | 80011 | 80000 | 160000 | 80010 | 80000 | 160000 | 260041 | 2720071 | 320000 | 320010 | 20 | 160000 | 80000 | 20 | 400000 | 160000 | 80001 | 160000 | 80000 | 10 |