Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ST1 (multiple, post-index, 3 regs, 4H)

Test 1: uops

Code:

  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop ; nop
  mov x0, 0
  mov x8, 0

(no loop instructions)

1000 unrolls and 1 iteration

Retires (minus 60 nops): 3.000

Issues: 4.000

Integer unit issues: 1.001

Load/store unit issues: 2.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map ldst uop (7d)map simd uop (7e)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)
63006294734009100310022004100210022000300012751400040002000100050002000100120001000
63004293014001100110002000100010002000300012751400040002000100050002000100120001000
63004293014001100110002000100010002000300012751400040002000100050002000100120001000
63004293244001100110002000100010002000300012751400040002000100050002000100120001000
63004293004001100110002000100010002000300012751400040002000100050002000100120001000
63004294634001100110002000100010002000300012751400040002000100050002000100120001000
63004297364001100110002000100010002000300012751400040002000100050002000100120001000
63004293074001100110002000100010002000300012751400040002000100050002000100120001000
63004293094001100110002000100010002000300012751400040002000100050002000100120001000
63004293304001100110002000100010002000300012751400040002000100050002000100120001000

Test 2: throughput

Count: 8

Code:

  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  st1 { v0.4h, v1.4h, v2.4h }, [x6], x8
  mov x7, x6
  mov x8, x6
  mov x9, x6
  mov x10, x6
  mov x11, x6
  mov x12, x6
  mov x13, x6
  mov x8, 0

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 2.0005

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
240206160154320162801228002216001880122800231600022603372719822320018320109200160009800052004000221600108000316000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600372604032720372320093320183202160046800242004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202720030320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100
240204160038320104801028000216000080102800031600012603202719904320013320106200160008800042004000201600088000216000080000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 2.0006

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
240026160153320072800328002216001880032800231600372601282720668320097320095201600488002420400000160000800011600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400000160000800011600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400000160000800011600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400000160000800011600008000010
240025160092320072800328002216001880032800231600002600412720071320000320010201600008000020400000160000800011600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400000160000800011600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400120160048800231600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400120160048800231600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400000160000800011600008000010
240024160047320011800118000016000080010800001600002600412720071320000320010201600008000020400000160000800011600008000010