Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

STR (register, uxtw, S)

Test 1: uops

Code:

  str s0, [x6, w7, uxtw]
  mov x0, 0
  mov x7, 8

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.001

Load/store unit issues: 1.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch ldst uop (58)simd uops in schedulers (5a)dispatch uop (78)map ldst uop (7d)map ldst uop inputs (80)? int output thing (e9)? ldst retires (ed)
1005136010191101810001684710001000300011000
1004107310011100010001688310001000300011000
1004104210011100010001688310001000300011000
1004103910011100010001688310001000300011000
1004103910011100010001693710001000300011000
1004103910011100010001688310001000300011000
1004103910011100010001688310001000300011000
1004103910011100010001688310001000300011000
1004104010011100010001690110001000300011000
1004103910011100010001688310001000300011000

Test 2: throughput

Count: 8

Code:

  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  str s0, [x6, w7, uxtw]
  mov x7, 8

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 1.0005

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch int uop (56)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)dispatch uop (78)map int uop (7c)map ldst uop (7d)map int uop inputs (7f)map ldst uop inputs (80)? int output thing (e9)? ldst retires (ed)? int retires (ef)
802058015180119101800181008000130013598148010120080008200240024180000100
802048004780101101800001008000130013598868010120080008200240024180000100
802048004680101101800001008003730013600088013720080052200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100
802048003980101101800001008000130013598868010120080008200240024180000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 1.0005

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule ldst uop (55)dispatch int uop (56)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)dispatch uop (78)map int uop (7c)map ldst uop (7d)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
80025801548002911800181080001301360100800112080008202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80025800748002811800171080000301360043800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010
80024800398001111800001080000301359883800102080000202400000180000010