Apple Microarchitecture Research by Dougall Johnson M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions M1/A14 E-core (Icestorm): Overview | Base Instructions | SIMD and FP Instructions
Code:
umnegl x0, w0, w1
mov x0, 1 mov x1, 2
(no loop instructions)
Retires: 1.000
Issues: 1.000
Integer unit issues: 1.001
Load/store unit issues: 0.000
SIMD/FP unit issues: 0.000
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2042 | 1006 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
1004 | 3030 | 1001 | 1001 | 1000 | 25856 | 1000 | 1000 | 2000 | 1001 | 1000 |
Code:
umnegl x0, w0, w1
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code): 3.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10204 | 30030 | 10101 | 10101 | 10100 | 260144 | 10100 | 10206 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10205 | 30060 | 10106 | 10106 | 10114 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 10100 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
Result (median cycles for code): 3.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10024 | 30030 | 10021 | 10021 | 10020 | 259907 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10025 | 30060 | 10026 | 10026 | 10034 | 259907 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20036 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259907 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
Code:
umnegl x0, w1, w0
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code): 3.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | schedule ldst uop (55) | dispatch int uop (56) | dispatch simd uop (57) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260144 | 10100 | 10206 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
10204 | 30030 | 10101 | 10101 | 0 | 0 | 10100 | 0 | 260156 | 10100 | 10208 | 20216 | 10001 | 10100 |
Result (median cycles for code): 3.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10024 | 30030 | 10021 | 10021 | 10020 | 259907 | 10020 | 10030 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 259916 | 10020 | 10020 | 20020 | 10011 | 10010 |
10024 | 30030 | 10021 | 10021 | 10020 | 260019 | 10034 | 10048 | 20020 | 10011 | 10010 |
Count: 8
Code:
umnegl x0, w8, w9 umnegl x1, w8, w9 umnegl x2, w8, w9 umnegl x3, w8, w9 umnegl x4, w8, w9 umnegl x5, w8, w9 umnegl x6, w8, w9 umnegl x7, w8, w9
mov x8, 9 mov x9, 10
(fused SUBS/B.cc loop)
Result (median cycles for code divided by count): 1.0004
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
80204 | 80054 | 80104 | 80104 | 80105 | 240315 | 80105 | 80210 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80210 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
80204 | 80034 | 80104 | 80104 | 80105 | 240315 | 80105 | 80212 | 160224 | 80004 | 80100 |
Result (median cycles for code divided by count): 1.0004
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
80024 | 80057 | 80025 | 80025 | 80026 | 240078 | 80026 | 80034 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160092 | 80031 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160020 | 80011 | 80010 |
80024 | 80032 | 80021 | 80021 | 80020 | 240060 | 80020 | 80020 | 160092 | 80031 | 80010 |