Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

UXTL2 (2D)

Test 1: uops

Code:

  uxtl2 v0.2d, v0.4s
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.001

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000
1004203310011100010005024810001000100011000

Test 2: Latency 1->2

Code:

  uxtl2 v0.2d, v0.4s
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1020420033101011011000010010000300509248101002001000620010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020520066101091011000810010034300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100
1020420033101011011000010010000300509248101002001000420010004110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map ldst uop inputs (80)map simd uop inputs (81)? int output thing (e9)? ldst retires (ed)? simd retires (ee)? int retires (ef)
1002420033100212110000201000070509247100202010006200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000066509580100542010048200100441101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010
1002420033100212110000201000070509248100202010000200100001101000010

Test 3: throughput

Count: 8

Code:

  uxtl2 v0.2d, v8.4s
  uxtl2 v1.2d, v8.4s
  uxtl2 v2.2d, v8.4s
  uxtl2 v3.2d, v8.4s
  uxtl2 v4.2d, v8.4s
  uxtl2 v5.2d, v8.4s
  uxtl2 v6.2d, v8.4s
  uxtl2 v7.2d, v8.4s
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.5004

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
80204400718010510180004010080008300320036801082008001220080014180000100
80204400348010710180006010080010300320036801082008001220080012180000100
80204400348010510180004010080008300320036801082008001220080012180000100
80204400348010510180004010080008300320036801082008001220080012180000100
80204400348010510180004010080008300320036801082008001220080012180000100
80204400348010510180004010080008300320036801082008001220080012180000100
80204400348010510180004010080008300320044801102008001420080014180000100
80204400348010510180004010080008300320036801082008001220080012180000100
80204400348010510180004010080008300320036801082008001220080012180000100
80204400348010510180004010080008300320036801082008001220080012180000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.5004

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
800244017880027218000602080010703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703202088007420800642080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010
800244003480021218000002080000703200008002020800002080000118000010