Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

UZP2 (vector, 2D)

Test 1: uops

Code:

  uzp2 v0.2d, v0.2d, v1.2d
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.001

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000
100420331001110001000000502481000001000200011000

Test 2: Latency 1->2

Code:

  uzp2 v0.2d, v0.2d, v1.2d
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1020420033101011011000010010000300509248101002001000620020012110000100
1020420033101011011000010010000300509248101002001000620020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020096110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010
10024200331002121100002010000705092481002020100002020000111000010

Test 3: Latency 1->3

Code:

  uzp2 v0.2d, v1.2d, v0.2d
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
1020420033101011011000010010000300509248101002001000620020012110000100
1020520066101111031000810210034300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100
1020420033101011011000010010000300509248101002001000420020008110000100

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0033

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
10024200331002121100002010000068050957910054200100462020008111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010
10024200331002121100002010000070050924810020200100002020000111000010

Test 4: throughput

Count: 8

Code:

  uzp2 v0.2d, v8.2d, v9.2d
  uzp2 v1.2d, v8.2d, v9.2d
  uzp2 v2.2d, v8.2d, v9.2d
  uzp2 v3.2d, v8.2d, v9.2d
  uzp2 v4.2d, v8.2d, v9.2d
  uzp2 v5.2d, v8.2d, v9.2d
  uzp2 v6.2d, v8.2d, v9.2d
  uzp2 v7.2d, v8.2d, v9.2d
  movi v8.16b, 9
  movi v9.16b, 10

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.5004

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)schedule ldst uop (55)dispatch int uop (56)dispatch simd uop (57)dispatch ldst uop (58)int uops in schedulers (59)simd uops in schedulers (5a)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map ldst uop (7d)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
802044005180107101800060100800100300032004480110200080014200160026180000100
802044003480107101800060100800100300032003680108200080012200160024180000100
802044003480105101800040100800080300032003680108200080012200160024180000100
802044003480105101800040100800080300032003680108200080012200160024180000100
802044003480105101800040100800080300032003680108200080012200160024180000100
802044003480105101800040100800080300032003680108200080012200160024180000100
802044003480105101800040100800080300032003680108200080012200160024180000100
802044003480105101800040100800080300032019680151200080061200160024180000100
87262641168694339108006429693834800760300032004480110200080014200160024180000100
80204400348010510180004010080008458128318715318964760252718136558415150200160028180000100

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.5004

retire uop (01)cycle (02)schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)? int output thing (e9)? simd retires (ee)? int retires (ef)
800244017180027218000620800106832005280032208001820160000118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160122118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160000118000010
800244003480021218000020800006532000080020208000020160000118000010